### **B.M.S.** College of Engineering (Autonomous Institution affiliated to VTU, Belagavi)

### **Department of Computer Science and Engineering**



# **AAT Verilog Laboratory** Report

### 19CS3PCLOD

(Autonomous Scheme 2020)

Submitted By:

Name: Ananya Setty B.A USN:

**1BM21CS** 

# **B.M.S.** College of Engineering Department of Computer Science and Engineering



### **Laboratory Certificate**

This is to certify that **ANANYA SETTY B.A** has satisfactorily completed the course of Experiments in Practical <u>Logic Design (Verilog)</u> prescribed by the Department during the odd semester 2021-22.

Name of the Candidate: ANANYA SETTY B.A

USN No.: 1BM21CS Semester: III Section: A

| Mark       | ΚS       |
|------------|----------|
| Max. Marks | Obtained |
| 10         |          |
|            |          |
| Marks in   | Words    |
|            |          |

Signature of the staff in-charge

**Head of the Department** 

Date:

# Verilog Program List 19CS3PCLOD

**Laboratory Experiments** 

| Serial<br>No. | Title                                                                                                                                    |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------|
|               | CYCLE I<br>Structural Modeling                                                                                                           |
| •             | Write HDL implementation for the following Logic                                                                                         |
|               | AND/OR/NOT                                                                                                                               |
|               | Simulate the same using structural model and depict the timing diagram for valid inputs.                                                 |
| •             | Write HDL implementation for the following Logic                                                                                         |
|               | • NAND/NOR                                                                                                                               |
|               | Simulate the same using structural model and depict the timing diagram for valid inputs.                                                 |
| •             | Write HDL implementation for the following Logic                                                                                         |
|               |                                                                                                                                          |
|               |                                                                                                                                          |
|               | Simulate the same using structural model and depict the timing diagram for valid inputs.                                                 |
| •             | Write HDL implementation for a 4:1 Multiplexer. Simulate the same using structural model and depict the timing diagram for valid inputs. |
| •             | Write HDL implementation for a 2-to-4 decoder. Simulate the same using structural model and depict the timing diagram for valid inputs.  |
| •             | Write HDL implementation for a 4-to-2 encoder. Simulate the same using structural model and depict the timing diagram for valid inputs.  |

|   | CYCLE II<br>Behavior Modeling                                                                                                                       |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Write HDL implementation for a RS flip-flop using behavioral model. Simulate the same and depict the timing diagram for valid inputs.               |
| • | Write HDL implementation for a JK flip-flop using behavioral model. Simulate the same and depict the timing diagram for valid inputs.               |
| • | Write HDL implementation for a 4-bit right shift register using behavioral model. Simulate the same and depict the timing diagram for valid inputs. |
| • | Write HDL implementation for a 3-bit up-counter using behavioral model. Simulate the same and depict the timing diagram for valid inputs.           |
|   | CYCLE III                                                                                                                                           |
|   | Dataflow Modeling                                                                                                                                   |
| • | Write HDL implementation for AND/OR/NOT gates using data flow model. Simulate the same and depict the timing diagram for valid inputs.              |
| • | Write HDL implementation for a 3-bit full adder using data flow model. Simulate the same and depict the timing diagram for valid inputs.            |

# Verilog Program List-19CS3PCLOD SCHEME OF CONDUCT AND EVALUATION

CLASS: III SEMESTER YEAR: 21-22

#### **EVALUATION SCHEME Tutorial Test: 1 hour**

| Expt.<br>No. | TITLE                                                             | Max.<br>Marks | Marks<br>Obtained | Signature |
|--------------|-------------------------------------------------------------------|---------------|-------------------|-----------|
| •            | AND/OR/NOT                                                        | 5             |                   |           |
| •            | NAND/NOR                                                          |               |                   |           |
| •            | Logic diagram                                                     | 1             |                   |           |
| •            | Multiplexer                                                       |               |                   |           |
| •            | Decoder                                                           | ]             |                   |           |
| •            | Encoder                                                           |               |                   |           |
| •            | RS                                                                |               |                   |           |
| •            | JK                                                                |               |                   |           |
| •            | Shift right                                                       |               |                   |           |
| •            | Counter                                                           |               |                   |           |
| •            | AND/OR/NOT – data flow                                            |               |                   |           |
| •            | 3-bit full adder                                                  |               |                   |           |
|              | Test: Viva – 2 Marks + Write-up – 1 Mark + Execution – 2<br>Marks | 5             |                   |           |
|              | TOTAL MARKS                                                       | 10            |                   |           |

# Icarus Verilog Installation (Windows)

- Download and install iverilog from here: <a href="http://bleyer.org/icarus/">http://bleyer.org/icarus/</a>
- During installation, check the checkbox so that iverilog is added to the System PATH.
- If this is not done, one will need to manually locate their iverilog installation directory and copy the path to the bin folder situated within it.
- To do this, we will need to navigate to the control panel and access the environment variables section of the computer. Here, we add a new variable and set it to %PATH%; c:\iverilog\bin assuming that is the installation directory for iverilog.
- Open command prompt or any other preferred terminal and type iverilog and press enter. Trace back the steps for mistakes if version information is not displayed and re-install if necessary.

# Compilation and viewing waveforms

- With iverilog, a third party text editor is necessary. Any editor would work (notepad, gedit, or vim, for example) but a modern text editor such as SublimeText 3 or Visual Studio Code is preferred as plug-ins can be installed to provide syntax highlighting for the Verilog HDL code being written.
- While writing the code, two lines must be added in the test bench module.

The \$dumpfile() and \$dumpvars() functions should be passed, with the former containing the name of a file ending with .vcd and the latter containing the name of the testbench module itself. This will dump a vcd file that will allow us to view the waveform. This should always be right after the initial and begin statements.

- After this file is written and saved under a .v extension (example VHDLcode.v), the terminal must be opened and the user must navigate to the directory in which the file is saved.
- In this directory, running iverilog -o outputFile VHDLcode.v will output a .vvp file with the name outputFile.vvp.
- After generating the vvp file, run the vvp outputFile command to get the waveform dump with name of the given string under \$dumpfile().

• The next step is to run gtkwave in the command line and open File > Open New Tab > select the generated .vcd file. Afterward, click on the added element on the viewer and insert it. This will display the waveform.

#### References

- Zucker, M. (2019). *E15 Installing and testing Icarus Verilog*. [online] Swarthmore.edu. Available at: <a href="https://www.swarthmore.edu/NatSci/mzucker1/e15">https://www.swarthmore.edu/NatSci/mzucker1/e15</a> f2014/iverilog.html
- KONSTADELIAS, I. (n.d.). *Icarus Verilog* + *GTKWave Guide*. [ebook] <a href="http://infserver.inf.uth.gr/~konstadel/resources/Icarus Verilog GTKWave guide.pdf">http://infserver.inf.uth.gr/~konstadel/resources/Icarus Verilog GTKWave guide.pdf</a>

### **Cycle 1: Structural Modelling**

#### **Experiment 1: Source Code**

```
module gates(input a, b, output [2:0]y);
            assign y[2]= a \& b; // AND gate
            assign y[1] = a \mid b; // OR gate
            assign y[0] = \sim a; // NOT gate
endmodule
module gates tb;
            wire [2:0]y;
            reg a, b;
            gates aon(a,b,y);
            initial
            begin
                        $dumpfile("dumpg1.vcd");
                        $dumpvars(0,gates tb);
                        a = 1'b0;
                        b = 1'b0;
                         #50;
                        a = 1'b0;
                        b = 1'b1;
                         #50;
                        a = 1'b1;
                        b = 1'b0;
                         #50;
                        a = 1'b1;
                       b = 1'b1;
                         #50;
            end
endmodule
```

#### **Compilation, Execution and Result of Simulation:**



#### Experiment 2: Compilation, Execution and Result of Simulation



#### **Experiment 3: Compilation, Execution and Result of Simulation**



#### Experiment 4: Compilation, Execution and Result of Simulation



#### Experiment 5: Compilation, Execution and Result of Simulation



#### **Experiment 6: Compilation, Execution and Result of Simulation**



### **Cycle 2: Behavior Modelling**

#### Experiment 7: Compilation, Execution and Result of Simulation



#### **Experiment 8: Compilation, Execution and Result of Simulation**



#### **Experiment 9: Compilation, Execution and Result of Simulation**



#### **Experiment 10: Compilation, Execution and Result of Simulation**



#### **Cycle 3: Dataflow Modelling**

#### Experiment 11: Compilation, Execution and Result of Simulation



#### **Experiment 12:** Compilation, Execution and Result of Simulation



| Experiment 12 | 2:Compilation, Exc | ecution and Resi | ılt of Simulation |  |
|---------------|--------------------|------------------|-------------------|--|
|               |                    |                  |                   |  |
|               |                    |                  |                   |  |
|               |                    |                  |                   |  |
|               |                    |                  |                   |  |
|               |                    |                  |                   |  |
|               |                    |                  |                   |  |
|               |                    |                  |                   |  |